- Наличие: Под заказ 3-4 недели
LOGIC, PLL W/VCO/LOCK DETECT, 16SOIC.
The CD74HC7046AM is a Phase-locked Loop with VCO and lock detector. High-speed silicon-gate CMOS device, specified in compliance with JEDEC Standard No. 7A, are phase-locked-loop (PLL) circuits that contain a linear voltage-controlled oscillator (VCO), two-phase comparators (PC1, PC2) and a lock detector. A signal input and a comparator input are common to each comparator. The lock detector gives a HIGH level at pin 1 (LD) when the PLL is locked. The lock detector capacitor must be connected between pin 15 (CLD) and pin 8 (Gnd). For a frequency range of 100kHz to 10MHz, the lock detector capacitor should be 1000 to 10pF respectively. The signal input can be directly coupled to large voltage signals or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers.
Характеристики | |
SVHC (Особо Опасные Вещества) | No SVHC (15-Jun-2015) |
Количество Выводов | 16вывод(-ов) |
Линия Продукции | - |
Максимальная Рабочая Температура | 125°C |
Максимальное Напряжение Питания | 6В |
Минимальная Рабочая Температура | -55°C |
Минимальное Напряжение Питания | 2В |
Стиль Корпуса ФАПЧ | SOIC |
Тип ФАПЧ | Синтез Частот |
Упаковка | Поштучно |
Уровень Чувствительности к Влажности (MSL) | MSL 1 - Безлимитный |
Частота | 38МГц |