МСню
ΠšΠΎΡ€Π·ΠΈΠ½Π°

CDCLVD1208RHDT

CDCLVD1208RHDT
CDCLVD1208RHDT
  • НаличиС: Под Π·Π°ΠΊΠ°Π· 3-4 Π½Π΅Π΄Π΅Π»ΠΈ
1 536 β‚½
Π’ ΠΊΠΎΡ€Π·ΠΈΠ½Ρƒ

IC, CLOCK, BUFF, LVDS, 2:8, 28VQFN.


The CDCLVD1208RHDT is a Clock Buffer distributes one of two selectable clock inputs (IN0, IN1) to 8 pairs of differential LVDS clock outputs (OUT0, OUT7) with minimum skew for clock distribution. It can accept two clock sources into an input multiplexer. The inputs can either be LVDS, LVPECL or LVCMOS. It is specifically designed for driving 50R transmission lines. If the input is in single ended mode, the appropriate bias voltage (VAC_REF) should be applied to the unused negative input pin. The IN_SEL pin selects the input which is routed to the outputs. If this pin is left open it disables the outputs (static). The part supports a fail-safe function. It incorporates an input hysteresis, which prevents random oscillation of the outputs in absence of an input signal.

Π₯арактСристики
SVHC (Особо ΠžΠΏΠ°ΡΠ½Ρ‹Π΅ ВСщСства)No SVHC (15-Jun-2015)
ΠšΠΎΠ»ΠΈΡ‡Π΅ΡΡ‚Π²ΠΎ Π’Ρ‹Π²ΠΎΠ΄ΠΎΠ²28Π²Ρ‹Π²ΠΎΠ΄(-ΠΎΠ²)
ΠšΠΎΠ»ΠΈΡ‡Π΅ΡΡ‚Π²ΠΎ Π’Ρ‹Ρ…ΠΎΠ΄ΠΎΠ²8Π²Ρ‹Ρ…ΠΎΠ΄(-ΠΎΠ²)
Линия ΠŸΡ€ΠΎΠ΄ΡƒΠΊΡ†ΠΈΠΈ-
Максимальная Рабочая Π’Π΅ΠΌΠΏΠ΅Ρ€Π°Ρ‚ΡƒΡ€Π°85Β°C
МаксимальноС НапряТСниС ΠŸΠΈΡ‚Π°Π½ΠΈΡ2.625Π’
Минимальная Рабочая Π’Π΅ΠΌΠΏΠ΅Ρ€Π°Ρ‚ΡƒΡ€Π°-40Β°C
МинимальноС НапряТСниС ΠŸΠΈΡ‚Π°Π½ΠΈΡ2.375Π’
Π‘Ρ‚ΠΈΠ»ΡŒ ΠšΠΎΡ€ΠΏΡƒΡΠ° ИБ Π’Π°ΠΊΡ‚ΠΎΠ²ΠΎΠ³ΠΎ Π“Π΅Π½Π΅Ρ€Π°Ρ‚ΠΎΡ€Π°VQFN
Π’ΠΈΠΏ ΠœΠΈΠΊΡ€ΠΎΡΡ…Π΅ΠΌΡ‹ Π’Π°ΠΉΠΌΠ΅Ρ€Π°Π‘ΡƒΡ„Π΅Ρ€ Π’Π°ΠΊΡ‚ΠΎΠ²Ρ‹Ρ… Π‘ΠΈΠ³Π½Π°Π»ΠΎΠ²
Π£ΠΏΠ°ΠΊΠΎΠ²ΠΊΠ°ΠŸΠΎΡˆΡ‚ΡƒΡ‡Π½ΠΎ
Π£Ρ€ΠΎΠ²Π΅Π½ΡŒ Π§ΡƒΠ²ΡΡ‚Π²ΠΈΡ‚Π΅Π»ΡŒΠ½ΠΎΡΡ‚ΠΈ ΠΊ ВлаТности (MSL)MSL 2 - 1 Π³ΠΎΠ΄
Частота800ΠœΠ“Ρ†