![CD74HCT373E CD74HCT373E](https://active-tel.ru/image/cache/catalog/products/cmp/175085-550x550.jpg)
- Наличие: Под заказ 3-4 недели
74HCT CMOS, 74HCT373, DIP20, 5.5V.
The CD74HCT373E is an octal CMOS Transparent D Latch with 3-state outputs. When the LE input is high, the Q outputs follow the data (D) inputs. When LE is low, the Q outputs are latched at the logic levels of the D inputs. A buffered OE\ input can be used to place the eight outputs in either a normal logic state (high or low) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pull-up components. OE\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCC through a pull-up resistor, the minimum value of the resistor is determined by the current-sinking capability of the driver.
Характеристики | |
SVHC (Особо Опасные Вещества) | No SVHC (15-Jun-2015) |
Выходной Ток | 6мА |
Задержка Распространения | 32нс |
Количество Бит | 8бит |
Количество Выводов | 20вывод(-ов) |
Максимальная Рабочая Температура | 125°C |
Максимальное Напряжение Питания | 5.5В |
Минимальная Рабочая Температура | -55°C |
Минимальное Напряжение Питания | 4.5В |
Стиль Корпуса Микросхемы Логики | DIP |
Тип Выхода Микросхемы | С Тремя Состояниями |
Тип Защелки | Прозрачная D Типа |
Упаковка | Поштучно |
Уровень Чувствительности к Влажности (MSL) | - |