![MC14046BDWR2G MC14046BDWR2G](https://active-tel.ru/image/cache/catalog/products/cmp/202773-550x550.jpg)
- Наличие: Под заказ 3-4 недели
PLL W/ VCO, 1.9MHZ, SOIC-16.
The MC14046BDWR2G is a Phase Locked Loop contains two phase comparators, a voltage-controlled oscillator (VCO), source follower and zener diode. The comparators have two common signal inputs, PCAin and PCBin. Input PCAin can be used directly coupled to large voltage signals or indirectly coupled (with a series capacitor) to small voltage signals. The self-bias circuit adjusts small voltage signals in the linear region of the amplifier. Phase comparator 1 (an exclusive OR gate) provides a digital error signal PC1out and maintains 90 phase shift at the center frequency between PCAin and PCBin signals (both at 50% duty cycle). Phase comparator 2 (with leading edge sensing logic) provides digital error signals, PC2out and LD and maintains a 0 phase shift between PCAin and PCBin signals (duty cycle is immaterial). The linear VCO produces an output signal VCOout whose frequency is determined by the voltage of input VCOin and the capacitor and resistors connected to pins C1A, C1B, R1 and R2.
Характеристики | |
SVHC (Особо Опасные Вещества) | No SVHC (17-Dec-2015) |
Количество Выводов | 16вывод(-ов) |
Линия Продукции | - |
Максимальная Рабочая Температура | 125°C |
Максимальное Напряжение Питания | 18В |
Минимальная Рабочая Температура | -55°C |
Минимальное Напряжение Питания | 3В |
Стиль Корпуса ФАПЧ | SOIC |
Тип ФАПЧ | ГУН |
Упаковка | Разрезная Лента |
Уровень Чувствительности к Влажности (MSL) | MSL 1 - Безлимитный |
Частота | 1.4МГц |