МСню
ΠšΠΎΡ€Π·ΠΈΠ½Π°

CDCE906PWG4

CLOCK GEN PROG 3-PLL 167MHZ, 906.


The CDCE906PWG4 is a 3-PLL Programmable Clock Synthesizer/Multiplier/Divider despites its small physical outlines, it is very flexible. It has the capability to produce an almost independent output frequency from a given input frequency. The input frequency can be derived from a LVCMOS, differential input clock or a single crystal. The appropriate input waveform can be selected via the SMBus data interface controller. To achieve an independent output frequency the reference divider M and the feedback divider N for each PLL can be set to values from 1 up to 511 for the M-divider and from 1 up to 4095 for the N-divider. The PLL-VCO (voltage controlled oscillator) frequency than is routed to the free programmable output switching matrix to any of the six outputs. The switching matrix includes an additional 7-bit post-divider (1-to-127) and an inverting logic for each output. The deep M/N divider ratio allows the generation of zero ppm clocks from any reference input frequency (27MHz).

Π₯арактСристики
SVHC (Особо ΠžΠΏΠ°ΡΠ½Ρ‹Π΅ ВСщСства)No SVHC (15-Jun-2015)
ΠšΠΎΠ»ΠΈΡ‡Π΅ΡΡ‚Π²ΠΎ Π’Ρ‹Π²ΠΎΠ΄ΠΎΠ²20Π²Ρ‹Π²ΠΎΠ΄(-ΠΎΠ²)
ΠšΠΎΠ»ΠΈΡ‡Π΅ΡΡ‚Π²ΠΎ Π’Ρ‹Ρ…ΠΎΠ΄ΠΎΠ²6Π²Ρ‹Ρ…ΠΎΠ΄(-ΠΎΠ²)
Линия ΠŸΡ€ΠΎΠ΄ΡƒΠΊΡ†ΠΈΠΈ-
Максимальная Рабочая Π’Π΅ΠΌΠΏΠ΅Ρ€Π°Ρ‚ΡƒΡ€Π°70Β°C
МаксимальноС НапряТСниС ΠŸΠΈΡ‚Π°Π½ΠΈΡ3.6Π’
Минимальная Рабочая Π’Π΅ΠΌΠΏΠ΅Ρ€Π°Ρ‚ΡƒΡ€Π°0Β°C
МинимальноС НапряТСниС ΠŸΠΈΡ‚Π°Π½ΠΈΡ3Π’
Π‘Ρ‚ΠΈΠ»ΡŒ ΠšΠΎΡ€ΠΏΡƒΡΠ° ИБ Π’Π°ΠΊΡ‚ΠΎΠ²ΠΎΠ³ΠΎ Π“Π΅Π½Π΅Ρ€Π°Ρ‚ΠΎΡ€Π°TSSOP
Π’ΠΈΠΏ ΠœΠΈΠΊΡ€ΠΎΡΡ…Π΅ΠΌΡ‹ Π’Π°ΠΉΠΌΠ΅Ρ€Π°Π’Π°ΠΊΡ‚ΠΎΠ²Ρ‹ΠΉ Π‘ΠΈΠ½Ρ…Ρ€ΠΎΠ½ΠΈΠ·Π°Ρ‚ΠΎΡ€, Π”Π΅Π»ΠΈΡ‚Π΅Π»ΡŒ, Π£ΠΌΠ½ΠΎΠΆΠΈΡ‚Π΅Π»ΡŒ
Π£ΠΏΠ°ΠΊΠΎΠ²ΠΊΠ°ΠŸΠΎΡˆΡ‚ΡƒΡ‡Π½ΠΎ
Π£Ρ€ΠΎΠ²Π΅Π½ΡŒ Π§ΡƒΠ²ΡΡ‚Π²ΠΈΡ‚Π΅Π»ΡŒΠ½ΠΎΡΡ‚ΠΈ ΠΊ ВлаТности (MSL)MSL 1 - Π‘Π΅Π·Π»ΠΈΠΌΠΈΡ‚Π½Ρ‹ΠΉ
Частота167ΠœΠ“Ρ†