
- Наличие: Под заказ 3-4 недели
Передатчик, LVDS SERDES, 21 вход, 3В до 3.6В, TSSOP-48.
The SN65LVDS95DGG is a LVDS Serdes (Serializer/Deserializer) Transmitter contains three 7-bit parallel-load serial-out shift registers, a 7x clock synthesizer and four low-voltage differential signalling (LVDS) line drivers in a single integrated circuit. These functions allow 21-bit of single-ended LVTTL data to be synchronously transmitted over 4 balanced-pair conductors for receipt by a compatible receiver, such as the SN65LVDS96. When transmitting, data bits D0 through D20 are each loaded into registers of the SN65LVDS95 on the rising edge of the input clock signal. The frequency of CLKIN is multiplied seven times and then used to serially unload the data registers in 7-bit slices. The three serial streams and a phase-locked clock are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN. The data bus appears the same at the input to the transmitter and output of the receiver with data transmission transparent to the user(s).
Характеристики | |
SVHC (Особо Опасные Вещества) | No SVHC (15-Jun-2015) |
Количество Выводов | 48вывод(-ов) |
Линия Продукции | - |
Максимальная Рабочая Температура | 85°C |
Максимальное Напряжение Питания | 3.6В |
Минимальная Рабочая Температура | -40°C |
Минимальное Напряжение Питания | 3В |
Стиль Корпуса Микросхемы Логики | TSSOP |
Упаковка | Поштучно |
Уровень Чувствительности к Влажности (MSL) | MSL 2 - 1 год |