МСню
ΠšΠΎΡ€Π·ΠΈΠ½Π°

CDCLVD110ARHBT

CDCLVD110ARHBT
CDCLVD110ARHBT
  • НаличиС: Под Π·Π°ΠΊΠ°Π· 3-4 Π½Π΅Π΄Π΅Π»ΠΈ
2 213 β‚½
Π’ ΠΊΠΎΡ€Π·ΠΈΠ½Ρƒ

CLOCK DRIVER, 1.1GHZ, VQFN-32.


The CDCLVD110ARHBT is a programmable low-voltage Clock Driver distributes one pair of differential LVDS clock inputs (either CLK0 or CLK1) to 10 pairs of differential clock outputs (Q0-Q9) with minimum skew for clock distribution. The CDCLVD110A is specifically designed to drive 50R transmission lines. When the control enable is high (EN=1), the 10 differential outputs are programmable in that each output can be individually enabled/disabled (3-stated) according to the first 10-bit loaded into the shift register. Once the shift register is loaded, the last bit selects either CLK0 or CLK1 as the clock input. However, when EN = 0, the outputs are not programmable and all outputs are enabled. The CDCLVD110A has an improved start-up circuit that minimizes enabling time in AC- and DC-coupled systems.

Π₯арактСристики
SVHC (Особо ΠžΠΏΠ°ΡΠ½Ρ‹Π΅ ВСщСства)No SVHC (15-Jun-2015)
ΠšΠΎΠ»ΠΈΡ‡Π΅ΡΡ‚Π²ΠΎ Π’Ρ‹Π²ΠΎΠ΄ΠΎΠ²32Π²Ρ‹Π²ΠΎΠ΄(-ΠΎΠ²)
ΠšΠΎΠ»ΠΈΡ‡Π΅ΡΡ‚Π²ΠΎ Π’Ρ‹Ρ…ΠΎΠ΄ΠΎΠ²10Π²Ρ‹Ρ…ΠΎΠ΄(-ΠΎΠ²)
Линия ΠŸΡ€ΠΎΠ΄ΡƒΠΊΡ†ΠΈΠΈ-
Максимальная Рабочая Π’Π΅ΠΌΠΏΠ΅Ρ€Π°Ρ‚ΡƒΡ€Π°85Β°C
МаксимальноС НапряТСниС ΠŸΠΈΡ‚Π°Π½ΠΈΡ2.625Π’
Минимальная Рабочая Π’Π΅ΠΌΠΏΠ΅Ρ€Π°Ρ‚ΡƒΡ€Π°-40Β°C
МинимальноС НапряТСниС ΠŸΠΈΡ‚Π°Π½ΠΈΡ2.375Π’
Π‘Ρ‚ΠΈΠ»ΡŒ ΠšΠΎΡ€ΠΏΡƒΡΠ° ИБ Π’Π°ΠΊΡ‚ΠΎΠ²ΠΎΠ³ΠΎ Π“Π΅Π½Π΅Ρ€Π°Ρ‚ΠΎΡ€Π°VQFN
Π’ΠΈΠΏ ΠœΠΈΠΊΡ€ΠΎΡΡ…Π΅ΠΌΡ‹ Π’Π°ΠΉΠΌΠ΅Ρ€Π°Π€ΠΎΡ€ΠΌΠΈΡ€ΠΎΠ²Π°Ρ‚Π΅Π»ΡŒ Π’Π°ΠΊΡ‚ΠΎΠ²Ρ‹Ρ… Π˜ΠΌΠΏΡƒΠ»ΡŒΡΠΎΠ²
Π£ΠΏΠ°ΠΊΠΎΠ²ΠΊΠ°ΠŸΠΎΡˆΡ‚ΡƒΡ‡Π½ΠΎ
Π£Ρ€ΠΎΠ²Π΅Π½ΡŒ Π§ΡƒΠ²ΡΡ‚Π²ΠΈΡ‚Π΅Π»ΡŒΠ½ΠΎΡΡ‚ΠΈ ΠΊ ВлаТности (MSL)MSL 2 - 1 Π³ΠΎΠ΄
Частота1.1Π“Π“Ρ†