МСню
ΠšΠΎΡ€Π·ΠΈΠ½Π°

CDCVF2505DG4

PLL CLOCK DRIVER, SMD, 2505, SOIC8.


The CDCVF2505DG4 is a high-performance phase-lock loop (PLL) Clock Driver uses a PLL to precisely align, in both frequency and phase, the output clocks (1Y(0-3) and CLKOUT) to the input clock signal (CLKIN). The CDCVF2505 operates at 3.3V. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads. One bank of five outputs provides low-skew, low-jitter copies of CLKIN. Output duty cycles are adjusted to 50 per cent, independent of duty cycle at CLKIN. The device automatically goes in power-down mode when no input signal is applied to CLKIN. Unlike many products containing PLLs, the CDCVF2505 does not require an external RC network. The loop filter for the PLLs is included on-chip, minimizing component count and space. Because it is based on the PLL circuitry, the CDCVF2505 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal.

Π₯арактСристики
SVHC (Особо ΠžΠΏΠ°ΡΠ½Ρ‹Π΅ ВСщСства)No SVHC (15-Jun-2015)
ΠšΠΎΠ»ΠΈΡ‡Π΅ΡΡ‚Π²ΠΎ Π’Ρ‹Π²ΠΎΠ΄ΠΎΠ²8Π²Ρ‹Π²ΠΎΠ΄(-ΠΎΠ²)
ΠšΠΎΠ»ΠΈΡ‡Π΅ΡΡ‚Π²ΠΎ Π’Ρ‹Ρ…ΠΎΠ΄ΠΎΠ²5Π²Ρ‹Ρ…ΠΎΠ΄(-ΠΎΠ²)
Линия ΠŸΡ€ΠΎΠ΄ΡƒΠΊΡ†ΠΈΠΈ-
Максимальная Рабочая Π’Π΅ΠΌΠΏΠ΅Ρ€Π°Ρ‚ΡƒΡ€Π°85Β°C
МаксимальноС НапряТСниС ΠŸΠΈΡ‚Π°Π½ΠΈΡ3.6Π’
Минимальная Рабочая Π’Π΅ΠΌΠΏΠ΅Ρ€Π°Ρ‚ΡƒΡ€Π°-40Β°C
МинимальноС НапряТСниС ΠŸΠΈΡ‚Π°Π½ΠΈΡ3Π’
Π‘Ρ‚ΠΈΠ»ΡŒ ΠšΠΎΡ€ΠΏΡƒΡΠ° ИБ Π’Π°ΠΊΡ‚ΠΎΠ²ΠΎΠ³ΠΎ Π“Π΅Π½Π΅Ρ€Π°Ρ‚ΠΎΡ€Π°SOIC
Π’ΠΈΠΏ ΠœΠΈΠΊΡ€ΠΎΡΡ…Π΅ΠΌΡ‹ Π’Π°ΠΉΠΌΠ΅Ρ€Π°Π€ΠΠŸΠ§ Π€ΠΎΡ€ΠΌΠΈΡ€ΠΎΠ²Π°Ρ‚Π΅Π»ΡŒ Π’Π°ΠΊΡ‚ΠΎΠ²Ρ‹Ρ… Π˜ΠΌΠΏΡƒΠ»ΡŒΡΠΎΠ²
Π£ΠΏΠ°ΠΊΠΎΠ²ΠΊΠ°ΠŸΠΎΡˆΡ‚ΡƒΡ‡Π½ΠΎ
Π£Ρ€ΠΎΠ²Π΅Π½ΡŒ Π§ΡƒΠ²ΡΡ‚Π²ΠΈΡ‚Π΅Π»ΡŒΠ½ΠΎΡΡ‚ΠΈ ΠΊ ВлаТности (MSL)MSL 1 - Π‘Π΅Π·Π»ΠΈΠΌΠΈΡ‚Π½Ρ‹ΠΉ
Частота200ΠœΠ“Ρ†